From b44b202d66172a9c0f6a46e70db7be2868105d85 Mon Sep 17 00:00:00 2001 From: Chris Lattner Date: Sun, 3 Oct 2010 18:42:30 +0000 Subject: [PATCH] add support for the prefetch/prefetchw instructions, move femms into the right file. The assembler supports all the 3dnow instructions now, but not the "3dnowa" ones. llvm-svn: 115468 --- llvm/lib/Target/X86/X86Instr3DNow.td | 31 +++++++++++++++++++--------- llvm/lib/Target/X86/X86InstrMMX.td | 4 +--- llvm/test/MC/X86/3DNow.s | 8 +++++++ 3 files changed, 30 insertions(+), 13 deletions(-) diff --git a/llvm/lib/Target/X86/X86Instr3DNow.td b/llvm/lib/Target/X86/X86Instr3DNow.td index 18dfd1e86ef3..c8b798788990 100644 --- a/llvm/lib/Target/X86/X86Instr3DNow.td +++ b/llvm/lib/Target/X86/X86Instr3DNow.td @@ -16,9 +16,14 @@ class I3DNow o, Format F, dag outs, dag ins, string asm, list pattern> - : I, TB, Requires<[Has3DNow]>, - Has3DNow0F0FOpcode { - // FIXME: The disassembler doesn't support 3DNow! yet. + : I, TB, Requires<[Has3DNow]> { +} + +class I3DNow_binop o, Format F, dag ins, string Mnemonic> + : I, + TB, Requires<[Has3DNow]>, Has3DNow0F0FOpcode { + // FIXME: The disassembler doesn't support Has3DNow0F0FOpcode yet. let isAsmParserOnly = 1; } @@ -26,13 +31,9 @@ class I3DNow o, Format F, dag outs, dag ins, string asm, let Constraints = "$src1 = $dst" in { // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic. // When this is cleaned up, remove the FIXME from X86RecognizableInstr.cpp. - multiclass I3DNow_binop_rm opc, string Mnemonic> { - def rr : I3DNow; - def rm : I3DNow; + multiclass I3DNow_binop_rm opc, string Mn> { + def rr : I3DNow_binop; + def rm : I3DNow_binop; } } @@ -57,6 +58,16 @@ defm PI2FD : I3DNow_binop_rm<0x0D, "pi2fd">; defm PMULHRW : I3DNow_binop_rm<0xB7, "pmulhrw">; +def FEMMS : I3DNow<0x0E, RawFrm, (outs), (ins), "femms", [(int_x86_mmx_femms)]>; + +def PREFETCH : I3DNow<0x0D, MRM0m, (outs), (ins i32mem:$addr), + "prefetch $addr", []>; + +// FIXME: Diassembler gets a bogus decode conflict. +let isAsmParserOnly = 1 in { +def PREFETCHW : I3DNow<0x0D, MRM1m, (outs), (ins i16mem:$addr), + "prefetchw $addr", []>; +} // TODO: Add support for the "3DNowA" instructions. diff --git a/llvm/lib/Target/X86/X86InstrMMX.td b/llvm/lib/Target/X86/X86InstrMMX.td index 8e4bafd6857b..99e749a58e6b 100644 --- a/llvm/lib/Target/X86/X86InstrMMX.td +++ b/llvm/lib/Target/X86/X86InstrMMX.td @@ -121,13 +121,11 @@ multiclass sse12_cvt_pint_3addr opc, RegisterClass SrcRC, } //===----------------------------------------------------------------------===// -// MMX EMMS & FEMMS Instructions +// MMX EMMS Instruction //===----------------------------------------------------------------------===// def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms", [(int_x86_mmx_emms)]>; -def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms", - [(int_x86_mmx_femms)]>; //===----------------------------------------------------------------------===// // MMX Scalar Instructions diff --git a/llvm/test/MC/X86/3DNow.s b/llvm/test/MC/X86/3DNow.s index 1ce89c619fcc..b66385dabf85 100644 --- a/llvm/test/MC/X86/3DNow.s +++ b/llvm/test/MC/X86/3DNow.s @@ -66,3 +66,11 @@ pi2fd %mm2, %mm1 // CHECK: pmulhrw %mm2, %mm1 # encoding: [0x0f,0x0f,0xca,0xb7] pmulhrw %mm2, %mm1 + +// CHECK: femms # encoding: [0x0f,0x0e] +femms + +// CHECK: prefetch (%rax) # encoding: [0x0f,0x0d,0x00] +// CHECK: prefetchw (%rax) # encoding: [0x0f,0x0d,0x08] +prefetch (%rax) +prefetchw (%rax)