Make the branch encoding for tBcc more obvious that it's a 4-byte opcode
followed by a conditional and imm8. llvm-svn: 132179
This commit is contained in:
parent
bd59e89331
commit
9b67db8ea7
|
@ -1023,6 +1023,10 @@ class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
|
|||
}
|
||||
class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
|
||||
|
||||
class T1BranchCond<bits<4> opcode> : Encoding16 {
|
||||
let Inst{15-12} = opcode;
|
||||
}
|
||||
|
||||
// Helper classes to encode Thumb1 loads and stores. For immediates, the
|
||||
// following bits are used for "opA" (see A6.2.4):
|
||||
//
|
||||
|
|
|
@ -551,7 +551,7 @@ let isBranch = 1, isTerminator = 1 in
|
|||
def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
|
||||
"b${p}\t$target",
|
||||
[/*(ARMbrcond bb:$target, imm:$cc)*/]>,
|
||||
T1Encoding<{1,1,0,1,?,?}> {
|
||||
T1BranchCond<{1,1,0,1}> {
|
||||
bits<4> p;
|
||||
bits<8> target;
|
||||
let Inst{11-8} = p;
|
||||
|
|
Loading…
Reference in New Issue