PR template [ci skip]
This commit is contained in:
parent
eb6511300a
commit
99bea97df4
|
@ -0,0 +1,31 @@
|
|||
<!-- Provide a brief description of the PR, if the title is insufficient -->
|
||||
|
||||
#### Related PRs / Issues
|
||||
|
||||
<!-- List any related issues here -->
|
||||
|
||||
#### UI / API Impact
|
||||
|
||||
<!-- Roughly, how would this affect the current API or user-facing interfaces? (extend, deprecate, remove, or break) -->
|
||||
<!-- Of note: manager config.ini interface, targetutils & bridge scala API, platform config behavior -->
|
||||
|
||||
#### Verilog / AGFI Compatability
|
||||
|
||||
<!-- Does this change the generated Verilog or the simulator memory map of the default targets? -->
|
||||
|
||||
### Contributor Checklist
|
||||
|
||||
- [ ] Did you add Scaladoc to every public function/method?
|
||||
- [ ] Did you add at least one test demonstrating the PR?
|
||||
- [ ] Did you delete any extraneous prints/debugging code?
|
||||
- [ ] Did you state the UI / API impact?
|
||||
- [ ] Did you specify the Verilog / AGFI compatability impact?
|
||||
<!-- Do this if this PR changes verilog or breaks the default AGFIs -->
|
||||
- [ ] (If applicable) Did you regenerate and publicly share default AGFIs?
|
||||
<!-- Do this if this PR is a bugfix that should be applied to master -->
|
||||
- [ ] (If applicable) Did you mark the PR as "Please Backport"?
|
||||
- [ ] (On merge) Did you update release notes in the dev-to-master PR ?
|
||||
|
||||
### Reviewer Checklist (only modified by reviewer)
|
||||
- [ ] Did you mark the proper milestone (1.12.0, 1.13.0) ?
|
||||
- [ ] Did you check whether all relevant Contributor checkboxes have been checked?
|
Loading…
Reference in New Issue